Title of article :
Mechanised wire-wise verification of Handel-C synthesis
Author/Authors :
Juan Perna، نويسنده , , Jim Woodcock، نويسنده ,
Issue Information :
دوهفته نامه با شماره پیاپی سال 2012
Pages :
20
From page :
424
To page :
443
Abstract :
The compilation of Handel-C programs into net-list descriptions of hardware components has been extensively used in commercial tools but never formally verified. In this paper, we first introduce an extension of the compilation schema that allows the synthesis of the prioritised choice construct. Then we present a variation of the existing semantic model for Handel-C compilation that is amenable to mechanical proof and detailed enough for analysing properties of the hardware generated. We use this model to prove the correctness of the wiring schema used to interconnect the components at the hardware level and propagate control signals among them. Finally, we present the most interesting aspects of the mechanisation of the model and the correctness proofs in the HOL theorem prover.
Keywords :
mechanical verification , HOL , Handel-C synthesis , Denotational semantics , Correctness
Journal title :
Science of Computer Programming
Serial Year :
2012
Journal title :
Science of Computer Programming
Record number :
1080259
Link To Document :
بازگشت