Title of article :
V-SAT: A visual specification and analysis tool for system-on-chip exploration
Author/Authors :
Khare، Asheesh نويسنده , , Halambi، Ashok نويسنده , , Savoiu، Nicolae نويسنده , , Grun، Peter نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2001
Pages :
-262
From page :
263
To page :
0
Abstract :
We describe V-SAT, a tool for performing design space exploration of system-on-chip (SOC) architectures. The key components of V-SAT include EXPRESSION, a language for specification of the architecture, SIMPRESS, a simulator generator for analysis/evaluation of the architecture, and the V-SAT GUI front-end for easy specification and detailed analysis. We give a brief overview of the components (EXPRESSION, SIMPRESS and GUI) and, using an example DLX architecture, demonstrate V-SATʹs usefulness in exploration for an embedded SOC codesign flow by specifying and evaluating several modifications to the pipeline structure of the processor. We believe that V-SAT provides a powerful environment, both for early design space exploration, as well as for the detailed design of SOC architectures.
Keywords :
Granger causality , Spurious causality , Non-stationary time series
Journal title :
Journal of Systems Architecture
Serial Year :
2001
Journal title :
Journal of Systems Architecture
Record number :
11670
Link To Document :
بازگشت