Title of article :
Hardware/software co-design for particle swarm optimization algorithm
Author/Authors :
Shih-An Li، نويسنده , , Chen-Chien Hsu، نويسنده , , Ching-Chang Wong، نويسنده , , Chia-Jun Yu، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2011
Pages :
15
From page :
4582
To page :
4596
Abstract :
This paper presents a hardware/software (HW/SW) co-design approach using SOPC technique and pipeline design method to improve design flexibility and execution performance of particle swarm optimization (PSO) for embedded applications. Based on modular design architecture, a Particle Updating Accelerator module via hardware implementation for updating velocity and position of particles and a Fitness Evaluation module implemented either on a soft-cored processor or Field Programmable Gate Array (FPGA) for evaluating the objective functions are respectively designed to work closely together to carry out the evolution process at different design stages. Thanks to the design flexibility, the proposed approach can tackle various optimization problems of embedded applications without the need for hardware redesign. To further improve the execution performance of the PSO, a hardware random number generator (RNG) is also designed in this paper in addition to a particle re-initialization scheme to promote exploration search during the optimization process. Experimental results have demonstrated that the proposed HW/SW co-design approach for PSO algorithms has good efficiency for obtaining high-quality solutions for embedded applications.
Keywords :
HW/SW co-design , particle swarm optimization (PSO) , System on a programmable chip (SOPC) , Field programmable gate array (FPGA)
Journal title :
Information Sciences
Serial Year :
2011
Journal title :
Information Sciences
Record number :
1214677
Link To Document :
بازگشت