Title of article :
A simulation analysis of FIBL in decananometer Double-Gate MOSFETs with high-κ gate dielectrics
Author/Authors :
Autran، نويسنده , , J.L. and Munteanu، نويسنده , , D. and Bescond، نويسنده , , M. and Houssa، نويسنده , , M. and Said، نويسنده , , A.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2005
Pages :
5
From page :
1897
To page :
1901
Abstract :
In this work, the degradation of electrical performances of Double-Gate MOSFET due to the fringing induced barrier lowering (FIBL) effect induced by high-κ gate dielectrics is investigated using a two-dimensional quantum-mechanical simulation code. Our numerical results show that all electrical parameters, such as the threshold voltage (VT), device immunity to short-channel effects, off-state current (Ioff), and subthreshold slope (S) are degraded when κ increases (3.9 < κ < 100). This degradation is both function of the channel length and the gate dielectric stack composition (number of layers, κ value). In particular, it is shown that the introduction of a thin (<1 nm thick) interfacial oxide layer can reduce or even completely suppress the FIBL for a given equivalent oxide thickness of the gate dielectric stack.
Journal title :
Journal of Non-Crystalline Solids
Serial Year :
2005
Journal title :
Journal of Non-Crystalline Solids
Record number :
1370280
Link To Document :
بازگشت