Title of article :
Impact of high-permittivity dielectrics on speed performances and power consumption in double-gate-based CMOS circuits
Author/Authors :
Loussier، نويسنده , , X. and Munteanu، نويسنده , , D. and Autran، نويسنده , , J.L.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2007
Pages :
6
From page :
639
To page :
644
Abstract :
The performances of double-gate (DG)-based CMOS circuits with high-κ dielectrics are analyzed in terms of inverter delay and static power consumption. We show that the use of a high-κ layer as gate dielectric degrades the short-channel immunity of DG devices and increases the power consumption, but for a gate dielectric relative permittivity κ lower than 50, the circuit performances still fill the ITRS requirements. Moreover, the use of a double gate dielectric layer (thin SiO2 oxide and high-κ layer) not only does not degrade the circuit performances, but even ameliorates the inverter speed. Finally, the analysis of back gate misalignment in DG circuits with double gate dielectric layer illustrates that the variation of the inverter performances induced by the back gate misalignment in these high-κ-based devices is comparable with that of the conventional (SiO2 oxide layer) structure.
Keywords :
electric modulus , Devices , dielectric properties , relaxation
Journal title :
Journal of Non-Crystalline Solids
Serial Year :
2007
Journal title :
Journal of Non-Crystalline Solids
Record number :
1380638
Link To Document :
بازگشت