Title of article :
Design constraints for third-order PLL nodes in master-slave clock distribution networks
Author/Authors :
Bueno، نويسنده , , A.M. and Rigon، نويسنده , , Carlos A.G. and Ferreira، نويسنده , , A.A. and Piqueira، نويسنده , , José R.C.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2010
Pages :
10
From page :
2565
To page :
2574
Abstract :
Clock signal distribution in telecommunication commercial systems usually adopts a master-slave architecture, with a precise time basis generator as a master and phase-locked loops (PLLs) as slaves. In the majority of the networks, second-order PLLs are adopted due to their simplicity and stability. Nevertheless, in some applications better transient responses are necessary and, consequently, greater order PLLs need to be used, in spite of the possibility of bifurcations and chaotic attractors. Here a master-slave network with third-order PLLs is analyzed and conditions for the stability of the synchronous state are derived, providing design constraints for the node parameters, in order to guarantee stability and reachability of the synchronous state for the whole network. Numerical simulations are carried out in order to confirm the analytical results.
Keywords :
stability , Phase-locked Loop , Second-order filter , Synchronization
Journal title :
Communications in Nonlinear Science and Numerical Simulation
Serial Year :
2010
Journal title :
Communications in Nonlinear Science and Numerical Simulation
Record number :
1535281
Link To Document :
بازگشت