Title of article :
FPGEN: A fast, scalable and programmable traffic generator for the performance evaluation of high-speed computer networks
Author/Authors :
Sanl?، نويسنده , , Mustafa and Schmidt، نويسنده , , Ece Güran and Güran، نويسنده , , Hasan Cengiz، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2011
Pages :
15
From page :
1276
To page :
1290
Abstract :
Testing today’s high-speed network equipment requires the generation of network traffic which is similar to the real Internet traffic at Gbps line rates. There are many software-based traffic generators which can generate packets according to different stochastic distributions. However, they are not suitable for high-speed hardware test platforms. This paper describes FPGEN (Fast Packet GENerator), a programmable random traffic generator which is entirely implemented on FPGA (Field Programmable Gate Array). FPGEN can generate variable packet sizes and traffic with Poisson and Markov-modulated on–off statistics at OC-48 rate per interface. Our work that is presented in this paper includes the theoretical design of FPGEN, the hardware design of the FPGA-based traffic generator board (printed circuit board design and construction) and the implementation of FPGEN on FPGA. Our experimental study demonstrates that FPGEN can achieve both the desired rate and statistical properties for the generated traffic.
Keywords :
FPGA , High-speed traffic generator , Poisson traffic , Markov-modulated on–off traffic
Journal title :
Performance Evaluation
Serial Year :
2011
Journal title :
Performance Evaluation
Record number :
1570718
Link To Document :
بازگشت