Title of article
A hardware-friendly arithmetic method and efficient implementations for designing digital fuzzy adders
Author/Authors
Navi، نويسنده , , Keivan and Doostaregan، نويسنده , , Akbar and Moaiyeri، نويسنده , , Mohammad Hossein and Hashemipour، نويسنده , , Omid، نويسنده ,
Issue Information
روزنامه با شماره پیاپی سال 2011
Pages
14
From page
111
To page
124
Abstract
A new hardware-friendly mathematical method for realizing low-complexity universal Adder cells as well as its efficient hardware implementations is proposed in this paper. This method can be used in binary logic, Multiple-Valued Logic (MVL) and specifically digital fuzzy systems. The proposed mathematical method can be implemented in both voltage and current modes. The voltage-mode hardware implementation is very simple and is based on input capacitors and MVL or analog inverters and buffers. In addition, the current-mode hardware implementation leads to simple and efficient structures for digital fuzzy systems. Simulations are carried out for ternary logic as well as for digital fuzzy logic with high precision by using 180 nm standard CMOS technology and at 1.8 V supply voltage. Simulation results demonstrate that the proposed designs have excellent functionality and are very suitable for implementing MVL and fuzzy arithmetic circuits.
Keywords
Multiple-Valued Logic (MVL) , Fuzzy hardware , Digital fuzzy sets , Radix-r , Full adder
Journal title
FUZZY SETS AND SYSTEMS
Serial Year
2011
Journal title
FUZZY SETS AND SYSTEMS
Record number
1601412
Link To Document