Title of article :
Designing Low Dropout Regulator with Low Settling Time, High Power Supply Rejection and Low Line and Load Regulation
Author/Authors :
Khanian، Najmeh نويسنده Department of Electrical Engineering, Sadjad Institute of Higher Education, Mashhad, Iran , , Golmakani، Abbas نويسنده 3- Department of Electrical Engineering, Sadjad Institute for Higher Education, Mashhad ,
Issue Information :
فصلنامه با شماره پیاپی 24 سال 2013
Pages :
7
From page :
1
To page :
7
Abstract :
Low dropout regulators are one of the most important factures of many portable devices. Thus, consider to the complexity of the circuits and increasing request for portable devices, for increasing battery life and minimizing supply noise, regulators with high efficiency, low output noise and small size is required. In this paper, two methods to improve the efficiency of LDO regulators is proposed. First method is increasing gain of the error amplifier by using cascode technique, to improve steady-state specification. Second method is using a simple subtractor circuit between error amplifier and pass transistor of LDO regulator to improve power supply rejection, slew-rate and steady-state specification. In addition, both methods are used to achieve area efficiency replacing MIM capacitors with MOS transistor. These low dropout regulators have been simulated in TSMC 0.18 ?m CMOS process. Simulation results show enhancement settling time, good line and load regulation and power supply in compare with others LDO regulators.
Journal title :
Majlesi Journal of Electrical Engineering
Serial Year :
2013
Journal title :
Majlesi Journal of Electrical Engineering
Record number :
1602094
Link To Document :
بازگشت