Title of article
A low-power cache with successive tag comparison algorithm
Author/Authors
Kim، نويسنده , , Tae-Chan and Kim، نويسنده , , Chulwoo and Chung، نويسنده , , Bong-Young and Kim، نويسنده , , Soo-Won، نويسنده ,
Issue Information
دوماهنامه با شماره پیاپی سال 2005
Pages
4
From page
227
To page
230
Abstract
In recent years, power consumption has become one of the most critical design concerns in designing VLSI systems. The reduction of power consumption is inevitably required by the emergence of highly efficient and fast systems, which include CPU (central processor unit), MCU (micro controller unit), cache, et cetera. This paper introduces a new low-power cache controller with successive tag comparison algorithm. Using these methods, the power consumption of a cache can be reduced. Simulation results show that the power consumption of a cache using the proposed method is reduced by 42% compared with conventional methods.
Keywords
Successive tag algorithm , CACHE , Low power consumption
Journal title
Current Applied Physics
Serial Year
2005
Journal title
Current Applied Physics
Record number
1769794
Link To Document