Author/Authors :
C. and Gaioni، نويسنده , , L. and Manghisoni، نويسنده , , M. and Ratti، نويسنده , , L. and Re، نويسنده , , V. and Traversi، نويسنده , , G.، نويسنده ,
Abstract :
This work presents the features of a new kind of deep n-well monolithic active pixel sensor (DNW-MAPS), called SDR1 (Sparsified Data Readout), which exploits the capabilities of vertical integration (3D) processing in view of the design of a high granularity detector for vertexing applications at the International Linear Collider (ILC).
nherits and extends the functional capabilities of DNW-MAPS fabricated in planar (2D) CMOS technology and is expected to show better collection efficiency with respect to 2D versions. The aim of the paper is to outline the features of analog and digital architecture of the SDR1 chip, together with circuit simulations data. Also some device simulation results concerning detection efficiency will be discussed.
Keywords :
maps , 3D integration technologies , CMOS , Front-end electronics