Title of article :
Design of Process Variation Tolerant Layout Design Dynamic Ram Memory Architecture
Author/Authors :
Gupta، Vikas نويسنده TIT Bhopal , , Bhande، Ashish E. نويسنده Technocrats Institute of Technology Bhopal ,
Issue Information :
روزنامه با شماره پیاپی سال 2012
Pages :
3
From page :
1108
To page :
1110
Abstract :
Variation in transistor characteristics is increasing as CMOS transistors are scaled to nanometer feature sizes. This increase in transistor variability poses a serious challenge to the costeffective utilization of scaled technologies. Meeting this challenge requires comprehensive and efficient approaches for variability characterization, minimization, and mitigation. This paper describes an efficient infrastructure for characterizing the various types of variation in transistor characteristics. A sample of results obtained from applying this infrastructure to a number of technologies at the 90-, 65-, and 45-nm nodes is presented. This paper then illustrates the impact of the observed variability on SRAM, analog and digital circuit blocks used in system-on-chip designs. Different approaches for minimizing transistor variation and mitigating its impact on product performance and yield are also described.
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2012
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
1993047
Link To Document :
بازگشت