Author/Authors :
B، Ravichandra نويسنده VITS Group of Institutions, Sontyam, Visakhapatnam , , Kumar، V. Rama Dinesh نويسنده VITS Group of Institutions, Sontyam, Visakhapatnam , , Tabassum، SK. Rehana نويسنده VITS Group of Institutions, Sontyam, Visakhapatnam , , Yadav، M. نويسنده Assistant Scientist, Haryana Space Applications Centre, Hisar (HARSAC), Haryana, India , , Rakesh، S. Sai نويسنده VITS Group of Institutions, Sontyam, Visakhapatnam ,
Abstract :
An addition is a fundamental arithmetic
operation which is used extensively in many very large-scale
integration (VLSI) chips such as application-specific digital
signal processing (DSP) and microprocessors chips. An adder
determines the overall performance of the circuits in most of
those systems. Carry select adder (CSLA) is one of the fastest
adders used in many data processing processors to perform
fast arithmetic functions of n-bit additions when compared
with ripple carry adders. From the structure of the CSLA, it
is clear that there is a scope for reducing the area and power
consumption in the CSLA.This work uses simple and
efficient transistor level modifications to significantly reduce
the area and power of the CSLA.Based on these
modifications in this paper 16-bit CSLA architecture have
been developed and compared with the regular CSLA
architecture. The proposed design has reduced area and
power as compared with the regular CSLA with only a slight
increase in the delay. This work evaluates the performance of
the proposed designs in terms of delay, area, power, and their
products by hand with logical effort and through custom
design and layout in 0.18-?m CMOS process technology. The
results analysis shows that the proposed CSLA structure is
better than the regular CSLA