Title of article
Parallel Matrix Implementation of an Integer Division Algorithm Using FPGA
Author/Authors
Boddepalli، Eshwararao نويسنده Aditya Institute of Technology and Management, Tekkali, Srikakulam ,
Issue Information
روزنامه با شماره پیاپی سال 2011
Pages
7
From page
155
To page
161
Abstract
This paper presents a method for fast,
parallel matrix implementation of an integer division
algorithm inside FPGA that can be used for real-time
control systems. An essential improvement over the
known matrix structure was made, with all the matrix
lines having the same width which leads to equal and
reduced propagation time. The alignment was also
improved by reducing one algorithm step and
eliminating one matrix line. Both fully combinational
and pipelined versions of the algorithm were designed
and tested until a functional physical implementation
was obtained, including a user interface. The paper
also presents new way to implement hardware
structures inside programmable circuits, using
portable schematic design from “Altium Designer”
software environment instead textual description with
HDL languages
Journal title
International Journal of Electronics Communication and Computer Engineering
Serial Year
2011
Journal title
International Journal of Electronics Communication and Computer Engineering
Record number
1993929
Link To Document