Title of article :
Design and Implementations of Linear Congruential Generator into FPGA
Author/Authors :
-، Zulfikar نويسنده Syiah Kuala University, Banda Aceh , , Walidainy، Hubbul نويسنده Syiah Kuala University, Banda Aceh ,
Issue Information :
روزنامه با شماره پیاپی سال 2014
Pages :
5
From page :
809
To page :
813
Abstract :
This paper exposes circuit design of linear congruential generator (LCG) and implementation in FPGA. The circuit is derived from LCG algorithm proposed by Lehmer. Wordlengths reduction technique has been used to simplify the circuit. Several nets connection among the blocks of the circuit are ignored or disconnected. Simulation either behavior or timing have been done successfully. Four best Xilinx chips are chosen to gather comparison data of maximum speed and area occupied. Kintex 7 is the fastest chip among all it is about 309 MHz and Spartan 6 is slowest one which is only 73 MHz. The area occupied is similar among all of the selected chips.
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2014
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
2010815
Link To Document :
بازگشت