Title of article
Bilinear Interpolation Image Scaling Processor for VLSI
Author/Authors
Dilip ، Pawar Ashwini نويسنده KBPCE , , Rameshbabu، K. نويسنده HITAM, Hyderabad , , Shivdas، Shital Arjun نويسنده ADCET , , Ashok، Kanase Prajakta نويسنده RIT ,
Issue Information
روزنامه با شماره پیاپی سال 2014
Pages
6
From page
514
To page
519
Abstract
We introduce image scaling processor using VLSI technique. It consist of Bilinear interpolation, clamp filter and a sharpening spatial filter. Bilinear interpolation algorithm is popular due to its computational efficiency and image quality. But resultant image consist of blurring edges and aliasing artifacts after scaling. To reduce the blurring and aliasing artifacts sharpening spatial filter and clamp filters are used as pre-filter. These filters are realized by using T-model and inversed T-model convolution kernels. To reduce the memory buffer and computing resources for proposed image processor design two T-model or inversed T-model filters are combined into combined filter which requires only one line buffer memory. Also, to reduce hardware cost Reconfigurable calculation unit (RCU)is invented. The VLSI architecture in this work can achieve 280 MHz with 6.08-K gate counts, and its core area is 30 378 ?m2 synthesized by a 0.13-?m CMOS process.
Journal title
International Journal of Electronics Communication and Computer Engineering
Serial Year
2014
Journal title
International Journal of Electronics Communication and Computer Engineering
Record number
2010992
Link To Document