Title of article :
High speed low power FEE for silicon detectors in nuclear physics applications
Author/Authors :
Gَmez-Galلn، نويسنده , , J.A. and Lَpez-Ahumada، نويسنده , , R. and Sلnchez-Rodrيguez، نويسنده , , T. and Sلnchez-Raya، نويسنده , , M. and Jiménez، نويسنده , , R. R. Martel، نويسنده , , I.، نويسنده ,
Pages :
8
From page :
155
To page :
162
Abstract :
A high speed, low power and programmable readout front-end system is presented for silicon detectors to be used in nuclear physics applications. The architecture consists of a folded cascode charge sensitive amplifier, a pole-zero cancellation circuit to eliminate undershoots and a shaper circuit with Gm-C topology. All building blocks include a regulated cascode technique based gain enhancement. Experimental results show that the whole front-end system can be programmed for peaking times of 100 ns, 200 ns and 400 ns maintaining the amplitude of the output voltage. Programmability is achieved by switching different resistors for all poles and zeros. The system has been designed in a 130 nm CMOS technology and powered from a 1.2 V supply. The output pulse has peak amplitude of 200 mV for an input energy of 5 MeV from the detector. A power consumption low noise tradeoff will be considered.
Keywords :
Silicon detectors , Gain boosting techniques , Front-end electronics , CMOS submicron technology , Noise
Journal title :
Astroparticle Physics
Record number :
2013111
Link To Document :
بازگشت