Title of article :
FPGA-based time to digital converter and data acquisition system for high energy tagger of KLOE-2 experiment
Author/Authors :
Iafolla، نويسنده , , L. and Balla، نويسنده , , A. and Beretta، نويسنده , , M. and Ciambrone، نويسنده , , P. and Gatta، نويسنده , , M. and Gonnella، نويسنده , , F. and Mascolo، نويسنده , , M. and Messi، نويسنده , , R. and Moricciani، نويسنده , , D. and Riondino، نويسنده , , D.، نويسنده ,
Pages :
2
From page :
213
To page :
214
Abstract :
In order to reconstruct γ γ physics events tagged with High Energy Tagger (HET) in the KLOE-2 (K LOng Experiment 2), we need to measure the Time Of Flight (TOF) of the electrons and positrons from the KLOE-2 Interaction Point (IP) to our tagging stations (11 m apart). The required resolution must be better than the bunch spacing (2.7 ns). We have developed and implemented on a Xilinx Virtex-5 FPGA a Time to Digital Converter (TDC) with 625 ps resolution (LSB) along with an embedded data acquisition system and the interface to the online FARM of KLOE-2. We will describe briefly the architecture of the TDC and of the Data AcQuisition (DAQ) system. Some more details will be provided about the zero-suppression algorithm used to reduce the data throughput.
Keywords :
DA ? NE , DAQ , KLOE-2 , TDC , FPGA , Zero suppression
Journal title :
Astroparticle Physics
Record number :
2013275
Link To Document :
بازگشت