Title of article :
A quadruple well CMOS MAPS prototype for the Layer0 of the SuperB SVT
Author/Authors :
Zucca، نويسنده , , S. and Ratti، نويسنده , , L. and Traversi، نويسنده , , G. and Morsani، نويسنده , , F. and Gabrielli، نويسنده , , Orazio A. and Giorgi، نويسنده , , F.، نويسنده ,
Pages :
3
From page :
380
To page :
382
Abstract :
The chip prototype Apsel4well, including monolithic active pixel sensors (MAPS), is meant as an upgrade solution for the Layer0 of the SuperB silicon vertex tracker. The design is based on a 180 nm CMOS process with quadruple well called INMAPS. This technology makes it possible to overcome the main drawbacks of three transistor MAPS. Moreover, the presence of a high resistivity epitaxial layer is expected to lead to a further improvement in terms of charge collection performance and radiation resistance. This work introduces the channel readout design features of the chip Apsel4well developed with the mentioned approach and shows results of device simulations of a 3×3 pixel matrix.
Keywords :
Particle tracking , Quadruple well process , Device simulations , Low noise design , CMOS MAPS
Journal title :
Astroparticle Physics
Record number :
2013427
Link To Document :
بازگشت