Title of article
2D and 3D CMOS MAPS with high performance pixel-level signal processing
Author/Authors
Traversi، نويسنده , , Gianluca and Gaioni، نويسنده , , Luigi and Manghisoni، نويسنده , , Massimo and Ratti، نويسنده , , Lodovico and Re، نويسنده , , Valerio، نويسنده ,
Pages
4
From page
212
To page
215
Abstract
Deep N-well (DNW) MAPS have been developed in the last few years with the aim of building monolithic sensors with similar functionalities as hybrid pixels systems. These devices have been fabricated in a planar (2D) 130 nm CMOS technology. The triple-well structure available in such an ultra-deep submicron technology is exploited by using the deep N-well as the charge-collecting electrode. This paper intends to discuss the design features and measurement results of the last prototype (Apsel5T chip) recently fabricated in a 2D 130 nm CMOS technology. Recent advances in microelectronics industry have made 3D integrated circuits an option for High Energy Physics experiments. A 3D version of the Apsel5T chip has been designed in a 130 nm CMOS, two-layer, vertically integrated technology. The main features of this new 3D monolithic detector are presented in this paper.
Keywords
Monolithic active pixel sensors , CMOS pixels , maps , Charged particle tracking
Journal title
Astroparticle Physics
Record number
2015645
Link To Document