Title of article
Prospects for charge sensitive amplifiers in scaled CMOS
Author/Authors
O’Connor، نويسنده , , Paul and De Geronimo، نويسنده , , Gianluigi، نويسنده ,
Pages
13
From page
713
To page
725
Abstract
Due to its low cost and flexibility for custom design, monolithic CMOS technology is being increasingly employed in charge preamplifiers across a broad range of applications, including both scientific research and commercial products. The associated detectors have capacitances ranging from a few tens of fF to several hundred pF. Applications call for pulse shaping from tens of ns to tens of μs, and constrain the available power per channel from tens of μW to tens of mW. At the same time a new technology generation, with changed device parameters, appears every 2 years or so. The optimum design of the front-end circuitry is examined taking into account submicron device characteristics, weak inversion operation, the reset system, and power supply scaling. Experimental results from recent prototypes will be presented. We will also discuss the evolution of preamplifier topologies and anticipated performance limits as CMOS technology scales down to the 0.1 μm/1.0 V generation in 2006.
Keywords
Charge sensitive amplifier , CMOS scaling
Journal title
Astroparticle Physics
Record number
2018811
Link To Document