• Title of article

    Development of a low-noise, two-dimensional amplifier array

  • Author/Authors

    Kishishita، نويسنده , , Tetsuichi and Ikeda، نويسنده , , Hirokazu and Sakumura، نويسنده , , Takuto and Tamura، نويسنده , , Ken-ichi and Takahashi، نويسنده , , Tadayuki، نويسنده ,

  • Pages
    7
  • From page
    591
  • To page
    597
  • Abstract
    This paper describes the recent development of a low-noise, two-dimensional analog front-end ASIC for hybrid pixel imaging detectors. Based on the Open-IP LSI project, the ASIC is designed to meet a low-noise requirement of better than 100 e - (rms) with self-triggering capability. The ASIC is intended for the readout of pixel sensors utilizing silicon (Si) and cadmium telluride (CdTe) as detector materials for spectroscopic imaging observations in the X-ray and gamma-ray regions. The readout chip consists of a 4 × 4 matrix of identical 270 μ m × 270 μ m pixel cells and was implemented with TSMC 0.35 - μ m CMOS technology. Each pixel cell contains a charge-sensitive amplifier, pole-zero cancellation circuit, shaper, comparator, and peak hold circuit. Preliminary testing of the ASIC achieved an 88 e - (rms) equivalent noise charge and a 25 e - / pF noise slope with power consumption of 150 μ W per pixel.
  • Keywords
    VLSI , low noise , CdTe , X-Ray , Gamma-Ray , Analog front-end , ASIC
  • Journal title
    Astroparticle Physics
  • Record number

    2026006