Title of article :
A 4096-pixel MAPS device with on-chip data sparsification
Author/Authors :
Gabrielli، نويسنده , , A. and Batignani، نويسنده , , G. and Bettarini، نويسنده , , S. and Bosi، نويسنده , , F. and Calderini، نويسنده , , G. and Cenci، نويسنده , , R. and Dell’Orso، نويسنده , , M. Cristina Forti، نويسنده , , F. and Giannetti، نويسنده , , P. and Giorgi، نويسنده , , M.A. and Lusiani، نويسنده , , A. and Marchiori، نويسنده , , G. and Morsani، نويسنده , , F. and Neri، نويسنده , , N. and Paoloni، نويسنده , , Fidias E. and Rizzo-Sierra، نويسنده , , G. and Walsh، نويسنده , , Nigel J. and Andreoli، نويسنده , , C. and Gaioni، نويسنده , , L. and Pozzati، نويسنده , , E. and Ratti، نويسنده , , Claudio L. and Speziali، نويسنده , , V. and Manghisoni، نويسنده , , M. and Re، نويسنده , , V. and Traversi، نويسنده , , G. and Bomben، نويسنده , , M. and Bosisio، نويسنده , , Alma L. and Giacomini، نويسنده , , G. and Lanceri، نويسنده , , L. and Rachevskaia، نويسنده , , I. and Vitale، نويسنده , , L. and Dalla Betta، نويسنده , , G.F. and Soncini، نويسنده , , G. Dalla Fontana، نويسنده , , G. and Pancheri، نويسنده , , L. and Verzellesi، نويسنده , , G. and Gamba، نويسنده , , D. and Giraudo، نويسنده , , G. and Mereu، نويسنده , , P. and Di Sipio، نويسنده , , R. and Bruschi، نويسنده , , M. and Giacobbe، نويسنده , , B. and Giorgi، نويسنده , , F. and Sbarra، نويسنده , , C. and Semprini، نويسنده , , N. and Spighi، نويسنده , , R. and Valentinetti، نويسنده , , S. and Villa، نويسنده , , M. and Zoccoli، نويسنده , , A.، نويسنده ,
Pages :
4
From page :
408
To page :
411
Abstract :
A prototype of a mixed-mode ASIC composed of a fast readout architecture that interfaces with a matrix of 4096 Monolithic Active Pixel Sensor (MAPS) was fabricated via STM 130 nm CMOS technology. Groups of 4×4 pixels form a macro-pixel (MP). The readout architecture is parallel and could overcome the readout speed limit of big matrices. As the output port can only accept one-hit information at a time, an internal queuing system has been provided to face high hit-rate conditions. The ASIC can work in two different manners as it can be connected to an actual full-custom matrix of MAPS or to a digital matrix emulator composed of standard cells, for testing facilities. For both operating modes a slow-control phase is required to load the chip configuration. Previous versions of similar ASICs were designed and tested. The work is aimed at improving the design of MAPS detectors with an on-chip fast sparsification system, for particle tracking, to match the requirements of future high-energy physics experiments. The readout architecture implemented is data driven extending the flexibility of the system to be also used in first level triggers on tracks in vertex detectors. Preliminary simulations and tests indicate that the readout system can cope with an average hit-rate up to 100 MHz/cm2 if a master clock of 80 MHz is used, while maintaining an overall efficiency over 99%.
Keywords :
HEPE , pixel , maps , Sparsification
Journal title :
Astroparticle Physics
Record number :
2026352
Link To Document :
بازگشت