Title of article :
RISC & DSP System Application Design using VHDL.
Author/Authors :
Solanki، Rachana نويسنده RGPV , , Gupta، Vinay نويسنده RGPV ,
Issue Information :
روزنامه با شماره پیاپی سال 2014
Pages :
4
From page :
1362
To page :
1365
Abstract :
The Reduced Instruction Set Computer (RISC) processor use fewer instructions with simple constructs, therefore they can be executed much faster within the CPU without having to use memory as often. It reduce execution time by simplifying the instruction set of the computer. The DSP processors are perform the operation such as Discrete Cosine transform (DCT), Inverse DCT, Discrete Fourier Transform (DFT) and Fast Fourier Transform (FFT) are performed by DSP system. This paper represent the design of a Reduced Instruction Set Computer (RISC) and Digital Signal Processor (DSP) system described using VHDL with both the single-cycle and pipelined processors and implement in a Field Programmable Logic Array FPGA). These days most microprocessor and microcontroller designs are based on Reduced Instruction Set Computer (RISC) core and many operation such as Discrete Cosine transform (DCT), Inverse DCT, Discrete Fourier Transform (DFT) and Fast Fourier Transform (FFT) are performed by DSP system. The goal of this work is to incorporate Digital Signal Processor (DSP) system operation in RISC processor.
Journal title :
International Journal of Electronics Communication and Computer Engineering
Serial Year :
2014
Journal title :
International Journal of Electronics Communication and Computer Engineering
Record number :
2031116
Link To Document :
بازگشت