Title of article :
Technology CAD for germanium CMOS circuit
Author/Authors :
Saha، نويسنده , , A.R. and Maiti، نويسنده , , C.K.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2006
Pages :
6
From page :
261
To page :
266
Abstract :
Process simulation for germanium MOSFETs (Ge-MOSFETs) has been performed in 2D SILVACO virtual wafer fabrication (VWF) suite towards the technology CAD for Ge-CMOS process development. Material parameters and mobility models for Germanium were incorporated in simulation via C-interpreter function. We also report on the device design issues along with the DC and RF characterization of the bulk Ge-MOSFETs, AC parameter extraction and circuit simulation of Ge-CMOS. Simulation results are compared with bulk-Si devices. Simulations predict a cut-off frequency, fT of about 175 GHz for Ge-MOSFETs compared to 70 GHz for a similar gate-length Si MOSFET. For a single stage Ge-CMOS inverter circuit, a GATE delay of 0.6 ns is predicted.
Keywords :
Ge-CMOS , Cut-off frequency , Germanium , Circuit delay
Journal title :
MATERIALS SCIENCE & ENGINEERING: B
Serial Year :
2006
Journal title :
MATERIALS SCIENCE & ENGINEERING: B
Record number :
2145177
Link To Document :
بازگشت