Author/Authors :
Giubilato، نويسنده , , P. and Battaglia، نويسنده , , M. and Bisello، نويسنده , , D. and Caselle، نويسنده , , M. and Chalmet، نويسنده , , P. and Demaria، نويسنده , , L. and Ikemoto، نويسنده , , Y. and Kloukinas، نويسنده , , K. and Mansuy، نويسنده , , S.C. and Mattiazzo، نويسنده , , S. and Marchioro، نويسنده , , A. and Mugnier، نويسنده , , H. and Pantano، نويسنده , , D. and Potenza، نويسنده , , A. and Rivetti، نويسنده , , A. and Rousset، نويسنده , , J. and Silvestrin، نويسنده , , L. and Snoeys، نويسنده , , W.، نويسنده ,
Abstract :
The LePix projects aim realizing a new generation monolithic pixel detectors with improved performances at lesser cost with respect to both current state of the art monolithic and hybrid pixel sensors. The detector is built in a 90 nm CMOS process on a substrate of moderate resistivity. This allows charge collection by drift while maintaining the other advantages usually offered by MAPS, like having a single piece detector and using a standard CMOS production line. The collection by drift mechanism, coupled to the low capacitance design of the collecting node made possible by the monolithic approach, provides an excellent signal to noise ratio straight at the pixel cell together with a radiation tolerance far superior to conventional un-depleted MAPS. The excellent signal-to-noise performance is demonstrated by the device ability to separate the 6 keV 55Fe double peak at room temperature.
ieve high granularity (10–20 µm pitch pixels) over large detector areas maintaining high readout speed, a completely new compressing architecture has been devised. This architecture departs from the mainstream hybrid pixel sparsification approach, which uses in-pixel logic to reduce data, by using topological compression to minimize pixel area and power consumption.
Keywords :
CMOS , Architecture , detector , Monolithic , Pixels