Title of article :
The first fully functional 3D CMOS chip with Deep N-well active pixel sensors for the ILC vertex detector
Author/Authors :
Traversi، نويسنده , , G. and Gaioni، نويسنده , , L. and Manazza، نويسنده , , A. and Manghisoni، نويسنده , , M. and Ratti، نويسنده , , L. and Re، نويسنده , , V.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2013
Pages :
4
From page :
543
To page :
546
Abstract :
This work presents the characterization of Deep N-well (DNW) active pixel sensors fabricated in a vertically integrated technology. The DNW approach takes advantage of the triple well structure to lay out a sensor with relatively large charge collecting area (as compared to standard three transistor MAPS), while the readout is performed by a classical signal processing chain for capacitive detectors. This new 3D design relies upon stacking two homogeneous tiers fabricated in a 130 nm CMOS process where the top tier is thinned down to about 12 μ m to expose through silicon vias (TSV), therefore making connection to the buried circuits possible. This technology has been used to design a fine pitch 3D CMOS sensor with sparsification capabilities, in view of vertexing applications to the International Linear Collider (ILC) experiments. Results from the characterization of different kind of test structures, including single pixels, 3×3 and 8×8 matrices, are presented.
Keywords :
Vertically integrated technology , Analog front-end , CMOS monolithic active pixel sensors (MAPS) , Deep N-well (DNW) , 3D-IC
Journal title :
Nuclear Instruments and Methods in Physics Research Section A
Serial Year :
2013
Journal title :
Nuclear Instruments and Methods in Physics Research Section A
Record number :
2195227
Link To Document :
بازگشت