• Title of article

    Using FPGA coprocessor for ATLAS level 2 trigger application

  • Author/Authors

    Khomich، نويسنده , , Andrei and Hinkelbein، نويسنده , , Christian and Kugel، نويسنده , , Andreas and Mنnner، نويسنده , , Reinhard and Müller، نويسنده , , Matthias، نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2006
  • Pages
    5
  • From page
    80
  • To page
    84
  • Abstract
    Tracking has a central role in the event selection for the High-Level Triggers of ATLAS. It is particularly important to have fast tracking algorithms in the trigger system. This paper investigates the feasibility of using FPGA coprocessor for speeding up of the TRT LUT algorithm—one of the tracking algorithms for second level trigger for ATLAS experiment (CERN). Two realisations of the same algorithm have been compared: one in C ++ and a hybrid C ++ / VHDL implementation. Using a FPGA coprocessor gives an increase of speed by a factor of two compared to a CPU-only implementation.
  • Keywords
    Tracking , FPGA , High-energy physics , LHC , ATLAS , Coprocessor , trigger
  • Journal title
    Nuclear Instruments and Methods in Physics Research Section A
  • Serial Year
    2006
  • Journal title
    Nuclear Instruments and Methods in Physics Research Section A
  • Record number

    2201587