Title of article :
Design of the ANTARES LCM-DAQ board test bench using a FPGA-based system-on-chip approach
Author/Authors :
Anvar، نويسنده , , S. and Kestener، نويسنده , , P. and Le Provost، نويسنده , , H.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2006
Pages :
3
From page :
556
To page :
558
Abstract :
The System-on-Chip (SoC) approach consists in using state-of-the-art FPGA devices with embedded RISC processor cores, high-speed differential LVDS links and ready-to-use multi-gigabit transceivers allowing development of compact systems with substantial number of IO channels. Required performances are obtained through a subtle separation of tasks between closely cooperating programmable hardware logic and user-friendly software environment. We report about our experience in using the SoC approach for designing the production test bench of the off-shore readout system for the ANTARES neutrino experiment.
Keywords :
Real-time , Data acquisition systems , System-on-Chip (SoC) , FPGA
Journal title :
Nuclear Instruments and Methods in Physics Research Section A
Serial Year :
2006
Journal title :
Nuclear Instruments and Methods in Physics Research Section A
Record number :
2201941
Link To Document :
بازگشت