Title of article :
First generation of deep n-well CMOS MAPS with in-pixel sparsification for the ILC vertex detector
Author/Authors :
Traversi، نويسنده , , Gianluca and Bulgheroni، نويسنده , , Antonio and Caccia، نويسنده , , Massimo and Jastrzab، نويسنده , , Marcin and Manghisoni، نويسنده , , Massimo and Pozzati، نويسنده , , Enrico and Ratti، نويسنده , , Lodovico and Re، نويسنده , , Valerio، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2009
Abstract :
In this paper we present the characterization results relevant to a deep n-well (DNW) CMOS active pixel sensor chip designed for vertexing applications at the International Linear Collider. In this chip, named sparsified digital readout (SDR0), for the first time we implemented a sparsification logic at the pixel level. The DNW available in deep submicron CMOS processes is used to collect the charge released in the substrate, and signal processing is performed by a classical optimum amplifying stage for capacitive detectors. In this work, the experimental characterization of the SDR0 chip, including data from radioactive source ( 55 Fe ) tests, will be presented.
Keywords :
MAPS monolithic active pixel sensors , Charged particle tracking , CMOS pixels
Journal title :
Nuclear Instruments and Methods in Physics Research Section A
Journal title :
Nuclear Instruments and Methods in Physics Research Section A