Title of article :
Design of a MGy radiation tolerant resolver-to-digital convertor IC for remotely operated maintenance in harsh environments
Author/Authors :
Leroux، نويسنده , , Paul and Van Koeckhoven، نويسنده , , Wesley and Verbeeck، نويسنده , , Jens and Van Uffelen، نويسنده , , Marco and Esqué، نويسنده , , Salvador and Ranz، نويسنده , , Roberto and Damiani، نويسنده , , Carlo and Hamilton، نويسنده , , David، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2014
Pages :
6
From page :
2314
To page :
2319
Abstract :
During future ITER maintenance operations, sensors and their embarked electronics will be exposed to a hostile and radioactive environment. This paper presents the design of a MGy radiation tolerant 16 bit resolver-to-digital converter (RDC) in 130 nm CMOS technology. The RDC features a Type II digital tracking loop, able to track resolvers with speeds up to 300 rps, and excitation frequencies up to 4 kHz. The RDC uses two integrated ΔΣ-analog-to-digital converters (ADCs) to digitize the resolver outputs. The 16 bit, 10 kHz ADCs utilize a correlated double sampling technique to remove radiation induced offset and 1/f-noise. The front-end features a static angular resolution of 16 bits (4.2 arcsecrms) and a resolution of 10 bits (6 arcminrms) at a rotor speed of 100 rps. The circuit has a simulated radiation tolerance exceeding 1 MGy. It has the ability to operate under temperatures up to 125 °C, and to allow multiplexing with signals from other conventional sensors for compact, robust read-out architectures.
Keywords :
Resolver-to-digital converter , Total ionizing dose , Radiation hardening , CMOS , IC , ITER
Journal title :
Fusion Engineering and Design
Serial Year :
2014
Journal title :
Fusion Engineering and Design
Record number :
2362956
Link To Document :
بازگشت