Title of article :
Implementation of IEEE-1588 timing and synchronization for ATCA control and data acquisition systems
Author/Authors :
Correia، نويسنده , , Miguel and Sousa، نويسنده , , Jorge and Combo، نويسنده , , ءlvaro and Rodrigues، نويسنده , , Antَnio P. and Carvalho، نويسنده , , Bernardo B. and Batista، نويسنده , , Antَnio J.N. and Gonçalves، نويسنده , , Bruno and Correia، نويسنده , , Carlos M.B.A. and Varandas، نويسنده , , Carlos A.F.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2012
Abstract :
Control and data acquisition (C&DA) systems for Fusion experiments are required to provide accurate timing and synchronization (T&S) signals to all of its components. IPFN adopted PICMGʹs Advanced Telecommunications Computing Architecture (ATCA) industry standard to develop C&DA instrumentation. ATCA was chosen not only for its high throughput characteristics but also for its high availability (HA) features which become of greater importance in steady-state operation scenarios. However, the specified ATCA clock and synchronization interface may be too limited for the timing and synchronization needs in advanced Physics experiments. Upcoming specification extensions, developed by the “xTCA for Physics” workgroups, will contemplate, among others, a complementary timing specification, developed by the PICMG xTCA for Physics IO, Timing and Synchronization Technical Committee. The IEEE-1588 Precision Time Protocol (PTP) over Ethernet is one of the protocols, proposed by the Committee, aiming for precise synchronization of clocks in measurement and control systems, based on low jitter and slave-to-slave skew criteria.
per presents an implementation of IEEE-1588 over Ethernet, in an ATCA hardware platform. The ATCA hardware consists of an Advanced Mezzanine Card (AMC) quad-carrier front board with PCI Express switching. IEEE-1588 is to be implemented on a Virtex-6 FPGA. Ethernet connectivity with the remote master clock is located on the rear transition module (RTM). The generated synchronized clock and absolute time in IRIG-B format are distributed to all systems endpoints by a cross-point switch which is also implemented on the FPGA.
Keywords :
ATCA , SWITCH , AMC , IEEE-1588 , PCIe , Carrier
Journal title :
Fusion Engineering and Design
Journal title :
Fusion Engineering and Design