Title of article :
A pipelined architecture for real time correction of non-uniformity in infrared focal plane arrays imaging system using multiprocessors
Author/Authors :
Zou، نويسنده , , Liang and Fu، نويسنده , , Zhuang and Zhao، نويسنده , , Yanzheng and Yang، نويسنده , , JunYan، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2010
Abstract :
This paper proposes a kind of pipelined electric circuit architecture implemented in FPGA, a very large scale integrated circuit (VLSI), which efficiently deals with the real time non-uniformity correction (NUC) algorithm for infrared focal plane arrays (IRFPA). Dual Nios II soft-core processors and a DSP with a 64+ core together constitute this image system. Each processor undertakes own systematic task, coordinating its work with each other’s. The system on programmable chip (SOPC) in FPGA works steadily under the global clock frequency of 96Mhz. Adequate time allowance makes FPGA perform NUC image pre-processing algorithm with ease, which has offered favorable guarantee for the work of post image processing in DSP. And at the meantime, this paper presents a hardware (HW) and software (SW) co-design in FPGA. Thus, this systematic architecture yields an image processing system with multiprocessor, and a smart solution to the satisfaction with the performance of the system.
Keywords :
HW/SW co-design , multiprocessor , Non-uniformity correction , SOPC , Pipelined , real time
Journal title :
Infrared Physics & Technology
Journal title :
Infrared Physics & Technology