Title of article :
Very High Throughput Implementation of Advanced Encryption Standard (AES) Algorithm on FPGA
Author/Authors :
Rahmanpour, Mahdi Electrical Engineering Department - South Tehran Branch - Islamic Azad University, Tehran , Amirabadi Zavare, Amir Electrical Engineering Department - South Tehran Branch - Islamic Azad University, Tehran
Abstract :
An Advanced Encryption Standard (AES) algorithm is one of the most popular and most commonly used encryption algorithms. This algorithm can be implemented on microcontrol-ler chips and FPGAs with various specifications. Also, the goals of implementing this algo-rithm are varied according to the application and requirements. In this paper, a project has been given that output very high data transfer rate equal 192 Gbps on the FPGA of the Vir-tex-7 (XC7VX330T-3FFG1157) from Xilinx. The extracted results of the implementation of the algorithm in the ISE 14.7 software show the maximum achievable clock frequency 500 MHz, with the parallel implementation of than three AES algorithms cores on a chip, higher speeds are also available.
Keywords :
Encryption , AES algorithm , High-Speed AES , Rijndael
Journal title :
Astroparticle Physics