Title of article :
High speed Radix4 Booth scheme in CNTFET technology for high performance parallel multipliers
Author/Authors :
Rahnamaei ، Ali - Islamic Azad University, Rasht Branch , Zare Fatin ، Gholamreza - University of Mohaghegh Ardabili , Eskandarian ، Abdollah - Islamic Azad University, Rasht Branch
Pages :
10
From page :
281
To page :
290
Abstract :
A novel and robust scheme for radix-4 Booth scheme implemented in Carbon Nanotube Field-Effect Transistor (CNTFET) technology has been presented in this paper. The main advantage of the proposed scheme is its improved speed perfor-mance compared with previous designs. With the help of modifications applied to the encoder section using Pass Transistor Logic (PTL), the corresponding capacitances of middle stages have been reduced considerably. As a result, total transistor count along with power consumption has been decreased illustrating the other advantages of the designed structure. For evaluation of correct functionality, simulations using CNTFET 32nm standard process have been performed for the de-signed scheme which depict the latency of 195ps for critical path. Meanwhile, comparison with previous works using the Power Delay Product (PDP) criteria demonstrates the superiority of the proposed structure suggesting that our circuitry can be widely utilized for high speed parallel multiplier design.
Keywords :
CNTFET , High speed , Low power , Parallel multiplier , Radix , 4 Booth scheme
Journal title :
International Journal of Nano Dimension
Serial Year :
2019
Journal title :
International Journal of Nano Dimension
Record number :
2465081
Link To Document :
بازگشت