Title of article :
Cost-aware Topology Customization of Mesh-based Networks-on-Chip
Author/Authors :
Ramezanzad ، Ali - Islamic Azad University, Science and Research Branch Science and Research Branch, Islamic Azad University Tehran , Reshadi ، Midia - Islamic Azad University, Science and Research Branch Science and Research Branch, Islamic Azad University Tehran
Pages :
8
From page :
61
To page :
68
Abstract :
The small world network idea recently has been introduced in order to optimize the performance of the Networks-on-chip. Based on this method the architecture will be neither fully customized nor completely regular. Results have shown that by using the longrange links which optimized the network power and performance, the area consumption will exceed. We can derive from this that an acceptable bound on the area consumption should be considered. Based on the restriction of a designer, in this paper we want to present a methodology that will automatically optimize an architecture while at the same time considering the area consumption.
Keywords :
Networks , on , chip , long , range link insertion , power and area consumption , average latency
Journal title :
Journal of Advances in Computer Engineering and Technology
Serial Year :
2018
Journal title :
Journal of Advances in Computer Engineering and Technology
Record number :
2472780
Link To Document :
بازگشت