Title of article :
A Low Voltage Low Power CMOS Implementation of Second Generation Orderly Current Buffer
Author/Authors :
Azhari, S. J Department of Electrical Engineering - Iran University of Science and Technology (IUST) , Zareie, M Department of Electrical Engineering - Iran University of Science and Technology (IUST)
Pages :
11
From page :
258
To page :
268
Abstract :
In this paper, a novel low voltage low power current buffer was presented. The proposed structure was implemented in CMOS technology and is the second generation of OCB (orderly current buffer) called OCBII. This generation is arranged in single input-single output configuration and has modular structure. It is theoretically analyzed and the formulae of its most important parameters are derived. Pre and Post-layout plus Monte Carlo simulations were performed under ±0.75 V by Cadence using TSMC 0.18 µm CMOS technology parameters up to 3rd order. The proposed structure could expand and act as a dual output buffer in which the second output shows extremely high impedance because of its cascode configuration. The results prove that OCBII makes it possible to achieve very low values of input impedance under low supply voltages and low power dissipation. The most important parameters of 1st, 2nd and 3rd orders, i.e. input impedance (Rin), -3 dB bandwidth (BW), power dissipation (Pd) and output impedance (Ro) were found respectively in Pre-layout plus Monte Carlo results as:
Keywords :
Second Generation OCB , Current Buffer , Extremely Low Input Impedance , Very Wide Bandwidth Current Buffer , Current Mode
Serial Year :
2019
Record number :
2494893
Link To Document :
بازگشت