Title of article :
𝚫Σ Fractional-N Synthesizer for GSM-E-900 Frequency Standard
Author/Authors :
Yargholi Mostafa Department of Electrical Engineering - University of Zanjan - Zanjan, Iran , Bagherzadeh AliReza Department of Electrical Engineering - University of Zanjan - Zanjan, Iran
Pages :
7
From page :
81
To page :
87
Abstract :
This paper presents an integrated phase-locked loop (PLL) frequency synthesizer for wireless communication application in standard 0.18 μm CMOS process. Delta sigma modulator used for reducing phase noise. The use of ΔΣ modulation concepts results in a beneficial noise shaping of the phase noise (jitter) introduced by fractional-N division. The this technique has the potential to provide low phase noise, fast settling time, and reduced impact of spurious frequencies when compared with existing fractional−N PLL techniques. Simulation results show that the phase noise of frequency synthesizer is -108 𝑑𝐵𝐶𝐻𝑧@1MHz offset, and the PLL synthesizer provides output frequencies 880-915 MHz in uplink and 925-960 MHz in downlink. Fref is 26 MHz and channel spicing is 700 KHz. Moreover, benefiting from the combination of current-mode-logic (CML) the PLL consumes a total power dissipation of only 24.35 mW with a single 1.8 V supply including all the buffers. Although prescaler increases settling time (ts), it decreases power consumptions. Settling time in uplink is 425 ns and in downlink about 475 ns.
Keywords :
PLL , GSM-E , Settling time , Phase noise , Sigma-Delta , Frequency Synthesizer
Journal title :
Majlesi Journal of Telecommunication Devices
Serial Year :
2017
Record number :
2514052
Link To Document :
بازگشت