Title of article :
Reliability and performance evaluation of fault-aware routing methods for network-on-chip architectures
Author/Authors :
valinataj, m. babol noshirvani university of technology, بابل, ايران
From page :
509
To page :
516
Abstract :
Nowadays, faults and failures are increasing especially in complex systems such as Network-on-Chip (NoC) based Systems-on-a-Chip (SoC) due to the increasing susceptibility and decreasing feature sizes. On the other hand, fault-tolerant routing algorithms have an evident effect on tolerating permanent faults and improving the reliability of a NoC based system. This paper presents reliability and performance evaluation of two main kinds of fault-aware routing algorithms, deterministic and adaptive, used in NoC architectures. The investigated methods have a multi-level structure for faulttolerance and therefore, each level can be separately evaluated. To demonstrate the effectiveness of these methods, we propose an analytical approach for reliability assessment based on combinatorial reliability models to show the effect of fault-aware routing algorithms on overall NoC reliability. However, for performance evaluation, we conduct extensive simulations on different applications.
Keywords :
Analytical model , Fault , Network , on , chip , Performance , Reliability , Routing algorithm
Journal title :
International Journal of Engineering
Journal title :
International Journal of Engineering
Record number :
2564054
Link To Document :
بازگشت