Title of article :
Static Timing Analysis for Critical Path Identification in Ternary Logic Circuits
Author/Authors :
Abolmaali ، S. Electrical and Computer Engineering Department - Semnan University
From page :
1
To page :
12
Abstract :
In this article, a critical path identification method is proposed for ternary logic circuits. The considered structure for the ternary circuits is based on 2:1 multiplexers. Sensitization conditions for the employed ternary multiplexers are introduced. Moreover, static timing analysis and dynamic programming are utilized in the identification of true and false paths of the circuit for obtaining more realistic results in a reasonable time. An event-driven simulation engine is also developed for confirming the sensitization state of the identified paths. Some ternary arithmetic logic circuits are designed to depict the effectiveness of the proposed identification method. Simulation results show the correctness and efficiency of the proposed method.
Keywords :
Critical Path , False Path , Multiplexer , Static Timing Analysis , Ternary Logic
Journal title :
Iranian Journal of Electrical and Electronic Engineering(IJEEE)
Journal title :
Iranian Journal of Electrical and Electronic Engineering(IJEEE)
Record number :
2709775
Link To Document :
بازگشت