Title of article :
Design a PLL for Fractional Frequency Synthesizers using DDSM with Reduced Hardware
Author/Authors :
Jahanpanah ، Leila Department of electrical engineering - Islamic Azad university, Mahshahr branch , Sadatnoori ، Ali Department of electrical engineering - Islamic Azad university, Shoushtar branch , Chaharmahali ، Iman Department of electrical engineering - Islamic Azad university, Andimeshk branch
Abstract :
Phase locked loop (PLL) circuits are widely used in fractional frequency synthesizers. In these synthesizers, fractional multiples of the reference frequency can be synthesized, so the reference frequency and the bandwidth of the loop can be increased. This frequency synthesizer is commonly used due to its flexibility and convenient frequency adjustment. In this paper, a PLL circuit of the transistor level is designed in which a hybrid digital sigma-delta modulator with reduced hardware is used. This Digital Delta-Sigma Modulator (DDSM) has four stages that have a lower noise level and power consumption than the conventional type. This PLL circuit has a third-order loop filter and a voltage-controlled oscillator of the NMOS type. In the PLL circuit, two counters are used in its feedback path. In the proposed divider, there is a dual divider P / P + 1 (in this case 5, 6) which divides its input signal by 5, 6 according to the control input. A design example for the PLL is provided. A third stage digital Delta-Sigma modulator with reduced hardware is also used to control these counters. This modulator has less power consumption than the conventional method and has less number of transistors by 85%.
Keywords :
Digital delta , sigma modulator , Fractional frequency synthesizers , Hybrid modulators , Spurious tones , Phase locked loop
Journal title :
International Journal of Industrial Electronics, Control and Optimization
Journal title :
International Journal of Industrial Electronics, Control and Optimization