Title of article :
A PARALLEL PIPELINED PACKET SWITCH ARCHITECTURE FOR MESH-CONNECTED MULTIPROCESSORS WITH INDEPENDENTLY ROUTED FLITS
Author/Authors :
al-azzeh, jamil al-balqa applied university - dep. of computer eng., Al-Salt, Jordan , agmal, mohammed southwest state university, Russia , zotov, igor southwest state university, Russia
From page :
135
To page :
151
Abstract :
In this paper, a packet switch architecture for mesh-connected multiprocessors based on the use of a set of input FIFO buffers and an output register matrix controlled by a novel distributed timing-based scheduling scheme is proposed. Simple static routing is assumed, with each packet split into a set of independently routed w-bit-wide flits. The device achieves at least 78% throughput for uniformly distributed traffic and an asymptotic higher bound of 100%. In contrast to the state-of-the-art VOQ-based switch architectures, the proposed switch is shown to reach its maximum throughput with no internal speedup required and has an order of magnitude lower hardware complexity. Compared to existing buffered crossbar non-VOQ switches with typical flit scheduling mechanisms, the proposed device demonstrates slightly higher throughput and substantially shorter delays in some practically important cases.
Keywords :
Multiprocessor , Mesh topology , Packet switching , Input , queued switch , FIFO , buffer , Flit , Pipelining , Throughput
Journal title :
Jordanian Journal Of Computers an‎d Information Technology (Jjcit)
Journal title :
Jordanian Journal Of Computers an‎d Information Technology (Jjcit)
Record number :
2753150
Link To Document :
بازگشت