Title of article :
Scaling planar silicon devices
Author/Authors :
Ching-Te Chuang Bernstein، نويسنده , , K. Joshi، نويسنده , , R.V. Puri، نويسنده , , R. Kim، نويسنده , , K. Nowak، نويسنده , , E.J. Ludwig، نويسنده , , T. Aller، نويسنده , , I. ، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2004
Pages :
14
From page :
6
To page :
19
Abstract :
The generation-over-generation scaling of critical CMOS technology parameters is ultimately bound by nonscalable limitations, such as the thermal voltage and the elementary electronic charge. Sustained improvement in performance and density has required the introduction of new device structures and materials. Partially depleted SOI, a most recent MOSFET innovation, has extended VLSI performance while introducing unique idiosyncrasies. Fully depleted SOI is one logical extension of this device design direction. Gate dielectric tunneling, device self-heating, and single-event upsets present developers of these next-generation devices with new challenges. Strained silicon and high-permittivity gate dielectric are examples of new materials that will enable CMOS developers to continue to deliver device performance enhancements in the sub-100 nm regime.
Journal title :
IEEE Circuits and Devices Magazine
Serial Year :
2004
Journal title :
IEEE Circuits and Devices Magazine
Record number :
397581
Link To Document :
بازگشت