Title of article :
Online CORDIC algorithm and VLSI architecture for implementing QR-array processors
Author/Authors :
Hamill، نويسنده , , R.، نويسنده , , McCanny، نويسنده , , J.V.، نويسنده , , Walke، نويسنده , , R.L.، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2000
Pages :
7
From page :
592
To page :
598
Abstract :
A novel most significant digit first CORDIC architecture is presented that is suitable for the VLSI design of systolic array processor cells for performing QR decomposition. This is based on an on-line CORDIC algorithm with a constant scale factor and a latency independent of the wordlength. This has been derived through the extension of previously published CORDIC algorithms. It is shown that simplifying the calculation of convergence bounds also greatly simplifies the derivation of suitable VLSI architectures. Design studies, based on a 0.35-m CMOS standard cell process, indicate that 20 such QR processor cells operating at rates suitable for radar beamfoming can be readily accommodated on a single chip.
Keywords :
adaptive filters , CORDIC processors , online asrithmetic , QR array processors , redundant arithmetic , systematic design methodology , VLSI signal processing. , VLSI architectures
Journal title :
IEEE TRANSACTIONS ON SIGNAL PROCESSING
Serial Year :
2000
Journal title :
IEEE TRANSACTIONS ON SIGNAL PROCESSING
Record number :
403167
Link To Document :
بازگشت