Title of article :
Joint (3,k)-regular LDPC code and decoder/encoder design
Author/Authors :
T. Zhang and K. K. Parhi، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2004
Pages :
15
From page :
1065
To page :
1079
Abstract :
Recently, low-density parity-check (LDPC) codes have attracted a lot of attention in the coding theory community. However, their real-world applications are still problematic mainly due to the lack of effective decoder/encoder hardware design approaches. In this paper, we present a joint (3,k)-regular LDPC code and decoder/encoder design technique to construct a class of (3,k)-regular LDPC codes that not only have very good error-correcting capability but also exactly fit to high-speed partly parallel decoder and low-complexity encoder implementations. We also develop two techniques to further modify this joint design scheme to achieve more flexible tradeoffs between decoder hardware complexity and decoding speed.
Keywords :
Architecture , Decoding , Encoding , low-densityparity check.
Journal title :
IEEE TRANSACTIONS ON SIGNAL PROCESSING
Serial Year :
2004
Journal title :
IEEE TRANSACTIONS ON SIGNAL PROCESSING
Record number :
403533
Link To Document :
بازگشت