Title of article :
Design and Development Paradigm for Industrial Formal Verification CAD Tools
Author/Authors :
Narayanan Krishnamurthy ، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2001
Pages :
10
From page :
26
To page :
35
Abstract :
CAD tool designers have given priority to providing features that will let circuit and logic designers use this custom-memory formal verification and analysis tool without a steep learning curve. This article discusses a few fundamental design decisions behind the successful deployment of a second-generation formal custom-memory equivalence-checking tool, Versys2, in the PowerPC design flows. The Versys2 symbolic simulator was developed at Motorola for verifying equivalence between register-transfer-level (RTL) designs and custom transistor circuit schematics
Journal title :
IEEE Design and Test of Computers
Serial Year :
2001
Journal title :
IEEE Design and Test of Computers
Record number :
431346
Link To Document :
بازگشت