Title of article
Jitter Models for the Design and Test of Gbps-Speed Serial Interconnects
Author/Authors
Nelson Ou، نويسنده , , University of British Columbia Touraj Farahmand، نويسنده , , University of British Columbia Andy Kuo، نويسنده , , University of British Columbia Sassan Tabatabaei، نويسنده , , University of British Columbia André Ivanov، نويسنده , , University of British Columbia ، نويسنده ,
Issue Information
روزنامه با شماره پیاپی سال 2004
Pages
12
From page
302
To page
313
Abstract
We present a comprehensive analysis of jitter causes and types, and develops accurate jitter models for design and test of high-speed interconnects. The recent deployment of gigabit-per-second (Gbps) serial I/O interconnects aims at overcoming data transfer bottlenecks resulting from the limited ability to increase chip pin counts in parallel bus architectures. The traditional measure of a communication linkʹs performance has been its associated bit error rate (BER), which is the ratio of the number of bits received in error to the total number of bits transmitted. When data rates increase, jitter magnitude and signal amplitude noise must decrease to maintain the same BER. As data rates exceed 1 Gbps, a slight increase in jitter or amplitude noise has a far greater effect on the BER.
Journal title
IEEE Design and Test of Computers
Serial Year
2004
Journal title
IEEE Design and Test of Computers
Record number
431510
Link To Document