Title of article :
Infrastructure for Successful BEOL Yield Ramp, Transfer to Manufacturing, and DFM Characterization at 65 nm and Below
Author/Authors :
Greg Yeric، نويسنده , , HPL Technologies Ethan Cohen، نويسنده , , HPL Technologies John Garcia، نويسنده , , HPL Technologies Kurt Davis، نويسنده , , HPL Technologies Esam Salem، نويسنده , , HPL Technologies Gary Green، نويسنده , , HPL Technologies ، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2005
Pages :
8
From page :
232
To page :
239
Abstract :
The challenges presented by deep-submicron interconnect back-end-of-line (BEOL) integration continue to grow in number, complexity, and required resolution at 90 nm and 65 nm. These challenges are causing industry-wide delays in technology deployment as well as low and often unstable yields. The historically observed improvements in time to successful yield ramp and final manufacturing yield as the industry deploys new technology nodes disappeared at 90 nm. Such improvements have been significant factors in fueling the semiconductor industryʹs growth. Optimized test structures are necessary to measure and analyze the causes for systematic yield loss. This article introduces a novel test structure for BEOL - an infrastructure IP for process monitoring. It also describes a method for characterizing and measuring yield ramp issues and solutions for improving silicon debug and DFM.
Journal title :
IEEE Design and Test of Computers
Serial Year :
2005
Journal title :
IEEE Design and Test of Computers
Record number :
431578
Link To Document :
بازگشت