Title of article :
Seven Strategies for Tolerating Highly Defective Fabrication
Author/Authors :
Andre DeHon، نويسنده , , California Institute of Technology
Helia Naeimi، نويسنده , , California Institute of Technology
، نويسنده ,
Issue Information :
روزنامه با شماره پیاپی سال 2005
Abstract :
This article we present an architecture that supports fine-grained sparing and resource matching. The base logic structure is a set of interconnected PLAs. The PLAs and their interconnections consist of large arrays of interchangeable nanowires, which serve as programmable product and sum terms and as programmable interconnect links. Each nanowire can have several defective programmable junctions. We can test nanowires for functionality and use only the subset that provides appropriate conductivity and electrical characteristics. We then perform a matching between nanowire junction programmability and application logic needs to use almost all the nanowires even though most of them have defective junctions. We employ seven high-level strategies to achieve this level of defect tolerance.
Journal title :
IEEE Design and Test of Computers
Journal title :
IEEE Design and Test of Computers