• Title of article

    A technique for dynamic CMOS noise immunity evaluation

  • Author/Authors

    A.، Kabbani, نويسنده , , A.J، Al-Khalili, نويسنده ,

  • Issue Information
    روزنامه با شماره پیاپی سال 2003
  • Pages
    -73
  • From page
    74
  • To page
    0
  • Abstract
    While dynamic CMOS logic is considered an attractive circuit technique, it suffers from noise problems. Noise may affect dynamic CMOS circuits in many ways. In this paper, new models have been developed that consider a noise pulse on one of the circuit inputs or on the clock input. These models specify the circuit noise immunity in terms of both the amplitude and the duration of a noise pulse. HSPICE simulations confirm the validity of these models for both long and short-channel MOSFETs. As dynamic circuits are designed around the constraint of noise, the models presented here clearly indicate parameters that affect noise and their influence, and how it could aid digital circuit designs.
  • Journal title
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS
  • Serial Year
    2003
  • Journal title
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS
  • Record number

    61206